ShellBanner
System:Linux MiraNet 3.0.0-14-generic-pae #23-Ubuntu SMP Mon Nov 21 22:07:10 UTC 2011 i686
Software:Apache. PHP/5.3.6-13ubuntu3.10
ID:uid=65534(nobody) gid=65534(nogroup) groups=65534(nogroup)
Safe Mode:OFF
Open_Basedir:OFF
Freespace:22.58 GB of 70.42 GB (32.07%)
MySQL: ON MSSQL: OFF Oracle: OFF PostgreSQL: OFF Curl: OFF Sockets: ON Fetch: OFF Wget: ON Perl: ON
Disabled Functions: pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,

/ usr/ src/ linux-headers-3.0.0-14/ arch/ arm/ mach-at91/ include/ mach/ - drwxr-xr-x

Directory:
Viewing file:     at91sam9_smc.h (3.49 KB)      -rw-r--r--
Select action/file-type:
(+) | (+) | (+) | Code (+) | Session (+) | (+) | SDB (+) | (+) | (+) | (+) | (+) | (+) |
/*
 * arch/arm/mach-at91/include/mach/at91sam9_smc.h
 *
 * Copyright (C) 2007 Andrew Victor
 * Copyright (C) 2007 Atmel Corporation.
 *
 * Static Memory Controllers (SMC) - System peripherals registers.
 * Based on AT91SAM9261 datasheet revision D.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#ifndef AT91SAM9_SMC_H
#define AT91SAM9_SMC_H

#define AT91_SMC_SETUP(n)    (AT91_SMC + 0x00 + ((n)*0x10))    /* Setup Register for CS n */
#define        AT91_SMC_NWESETUP    (0x3f << 0)            /* NWE Setup Length */
#define            AT91_SMC_NWESETUP_(x)    ((x) << 0)
#define        AT91_SMC_NCS_WRSETUP    (0x3f << 8)            /* NCS Setup Length in Write Access */
#define            AT91_SMC_NCS_WRSETUP_(x)    ((x) << 8)
#define        AT91_SMC_NRDSETUP    (0x3f << 16)            /* NRD Setup Length */
#define            AT91_SMC_NRDSETUP_(x)    ((x) << 16)
#define        AT91_SMC_NCS_RDSETUP    (0x3f << 24)            /* NCS Setup Length in Read Access */
#define            AT91_SMC_NCS_RDSETUP_(x)    ((x) << 24)

#define AT91_SMC_PULSE(n)    (AT91_SMC + 0x04 + ((n)*0x10))    /* Pulse Register for CS n */
#define        AT91_SMC_NWEPULSE    (0x7f <<  0)            /* NWE Pulse Length */
#define            AT91_SMC_NWEPULSE_(x)    ((x) << 0)
#define        AT91_SMC_NCS_WRPULSE    (0x7f <<  8)            /* NCS Pulse Length in Write Access */
#define            AT91_SMC_NCS_WRPULSE_(x)((x) << 8)
#define        AT91_SMC_NRDPULSE    (0x7f << 16)            /* NRD Pulse Length */
#define            AT91_SMC_NRDPULSE_(x)    ((x) << 16)
#define        AT91_SMC_NCS_RDPULSE    (0x7f << 24)            /* NCS Pulse Length in Read Access */
#define            AT91_SMC_NCS_RDPULSE_(x)((x) << 24)

#define AT91_SMC_CYCLE(n)    (AT91_SMC + 0x08 + ((n)*0x10))    /* Cycle Register for CS n */
#define        AT91_SMC_NWECYCLE    (0x1ff << 0 )            /* Total Write Cycle Length */
#define            AT91_SMC_NWECYCLE_(x)    ((x) << 0)
#define        AT91_SMC_NRDCYCLE    (0x1ff << 16)            /* Total Read Cycle Length */
#define            AT91_SMC_NRDCYCLE_(x)    ((x) << 16)

#define AT91_SMC_MODE(n)    (AT91_SMC + 0x0c + ((n)*0x10))    /* Mode Register for CS n */
#define        AT91_SMC_READMODE    (1 <<  0)            /* Read Mode */
#define        AT91_SMC_WRITEMODE    (1 <<  1)            /* Write Mode */
#define        AT91_SMC_EXNWMODE    (3 <<  4)            /* NWAIT Mode */
#define            AT91_SMC_EXNWMODE_DISABLE    (0 << 4)
#define            AT91_SMC_EXNWMODE_FROZEN    (2 << 4)
#define            AT91_SMC_EXNWMODE_READY        (3 << 4)
#define        AT91_SMC_BAT        (1 <<  8)            /* Byte Access Type */
#define            AT91_SMC_BAT_SELECT        (0 << 8)
#define            AT91_SMC_BAT_WRITE        (1 << 8)
#define        AT91_SMC_DBW        (3 << 12)            /* Data Bus Width */
#define            AT91_SMC_DBW_8            (0 << 12)
#define            AT91_SMC_DBW_16            (1 << 12)
#define            AT91_SMC_DBW_32            (2 << 12)
#define        AT91_SMC_TDF        (0xf << 16)            /* Data Float Time. */
#define            AT91_SMC_TDF_(x)        ((x) << 16)
#define        AT91_SMC_TDFMODE    (1 << 20)            /* TDF Optimization - Enabled */
#define        AT91_SMC_PMEN        (1 << 24)            /* Page Mode Enabled */
#define        AT91_SMC_PS        (3 << 28)            /* Page Size */
#define            AT91_SMC_PS_4            (0 << 28)
#define            AT91_SMC_PS_8            (1 << 28)
#define            AT91_SMC_PS_16            (2 << 28)
#define            AT91_SMC_PS_32            (3 << 28)

#if defined(AT91_SMC1)        /* The AT91SAM9263 has 2 Static Memory contollers */
#define AT91_SMC1_SETUP(n)    (AT91_SMC1 + 0x00 + ((n)*0x10))    /* Setup Register for CS n */
#define AT91_SMC1_PULSE(n)    (AT91_SMC1 + 0x04 + ((n)*0x10))    /* Pulse Register for CS n */
#define AT91_SMC1_CYCLE(n)    (AT91_SMC1 + 0x08 + ((n)*0x10))    /* Cycle Register for CS n */
#define AT91_SMC1_MODE(n)    (AT91_SMC1 + 0x0c + ((n)*0x10))    /* Mode Register for CS n */
#endif

#endif
Command:
Quick Commands:
Upload:
[Read-Only] Max size: 100MB
PHP Filesystem: <@ Ú
Search File:
regexp
Create File:
Overwrite [Read-Only]
View File:
Mass Defacement:
[+] Main Directory: [+] Defacement Url:
LmfaoX Shell - Private Build [BETA] - v0.1 -; Generated: 0.2281 seconds