|
System | : | Linux MiraNet 3.0.0-14-generic-pae #23-Ubuntu SMP Mon Nov 21 22:07:10 UTC 2011 i686 |
Software | : | Apache. PHP/5.3.6-13ubuntu3.10 |
ID | : | uid=65534(nobody) gid=65534(nogroup) groups=65534(nogroup)
|
|
Safe Mode | : | OFF |
Open_Basedir | : | OFF |
Freespace | : | 21.62 GB of 70.42 GB (30.71%) |
|
MySQL: ON MSSQL: OFF Oracle: OFF PostgreSQL: OFF Curl: OFF Sockets: ON Fetch: OFF Wget: ON Perl: ON |
Disabled Functions: pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,
|
[ System Info ]
[ Processes ]
[ SQL Manager ]
[ Eval ]
[ Encoder ]
[ Mailer ]
[ Back Connection ]
[ Backdoor Server ]
[ Kernel Exploit Search ]
[ MD5 Decrypter ]
[ Reverse IP ]
[ Kill Shell ]
[ FTP Brute-Force ]
|
|
/
usr/
src/
linux-headers-3.0.0-14/
arch/
mips/
include/
asm/
mips-boards/
- drwxr-xr-x
|
Viewing file: piix4.h (2.61 KB) -rw-r--r--Select action/file-type:  ( +) |  ( +) |  ( +) | Code ( +) | Session ( +) |  ( +) | SDB ( +) |  ( +) |  ( +) |  ( +) |  ( +) |  ( +) |
/* * Carsten Langgaard, carstenl@mips.com * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved. * * This program is free software; you can distribute it and/or modify it * under the terms of the GNU General Public License (Version 2) as * published by the Free Software Foundation. * * This program is distributed in the hope it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License * for more details. * * You should have received a copy of the GNU General Public License along * with this program; if not, write to the Free Software Foundation, Inc., * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA. * * Register definitions for Intel PIIX4 South Bridge Device. */ #ifndef __ASM_MIPS_BOARDS_PIIX4_H #define __ASM_MIPS_BOARDS_PIIX4_H
/************************************************************************ * IO register offsets ************************************************************************/ #define PIIX4_ICTLR1_ICW1 0x20 #define PIIX4_ICTLR1_ICW2 0x21 #define PIIX4_ICTLR1_ICW3 0x21 #define PIIX4_ICTLR1_ICW4 0x21 #define PIIX4_ICTLR2_ICW1 0xa0 #define PIIX4_ICTLR2_ICW2 0xa1 #define PIIX4_ICTLR2_ICW3 0xa1 #define PIIX4_ICTLR2_ICW4 0xa1 #define PIIX4_ICTLR1_OCW1 0x21 #define PIIX4_ICTLR1_OCW2 0x20 #define PIIX4_ICTLR1_OCW3 0x20 #define PIIX4_ICTLR1_OCW4 0x20 #define PIIX4_ICTLR2_OCW1 0xa1 #define PIIX4_ICTLR2_OCW2 0xa0 #define PIIX4_ICTLR2_OCW3 0xa0 #define PIIX4_ICTLR2_OCW4 0xa0
/************************************************************************ * Register encodings. ************************************************************************/ #define PIIX4_OCW2_NSEOI (0x1 << 5) #define PIIX4_OCW2_SEOI (0x3 << 5) #define PIIX4_OCW2_RNSEOI (0x5 << 5) #define PIIX4_OCW2_RAEOIS (0x4 << 5) #define PIIX4_OCW2_RAEOIC (0x0 << 5) #define PIIX4_OCW2_RSEOI (0x7 << 5) #define PIIX4_OCW2_SP (0x6 << 5) #define PIIX4_OCW2_NOP (0x2 << 5)
#define PIIX4_OCW2_SEL (0x0 << 3)
#define PIIX4_OCW2_ILS_0 0 #define PIIX4_OCW2_ILS_1 1 #define PIIX4_OCW2_ILS_2 2 #define PIIX4_OCW2_ILS_3 3 #define PIIX4_OCW2_ILS_4 4 #define PIIX4_OCW2_ILS_5 5 #define PIIX4_OCW2_ILS_6 6 #define PIIX4_OCW2_ILS_7 7 #define PIIX4_OCW2_ILS_8 0 #define PIIX4_OCW2_ILS_9 1 #define PIIX4_OCW2_ILS_10 2 #define PIIX4_OCW2_ILS_11 3 #define PIIX4_OCW2_ILS_12 4 #define PIIX4_OCW2_ILS_13 5 #define PIIX4_OCW2_ILS_14 6 #define PIIX4_OCW2_ILS_15 7
#define PIIX4_OCW3_SEL (0x1 << 3)
#define PIIX4_OCW3_IRR 0x2 #define PIIX4_OCW3_ISR 0x3
#endif /* __ASM_MIPS_BOARDS_PIIX4_H */
|